#### **Introduction:**

This project is a simulation of caches, which store data temporarily for quick access. This simulation more specifically handels how the different types of sets, block sizes, cache sizes, and replacement strategies all contribute to the hit rate of the cache. For this simulation, I ran 168 different simulated caches in order to best gauge the data and draw the correct conclusions. These caches were simulated in python, as that is the language I am most familiar with.

### **Description of Tests:**

For this project, I tested how hit rates were affected by four different factors. The first being different levels of associativity. I used a direct map cache, a fully associative cache, a 2-way set cache, and a 4-way set cache. This helped me gauge how associativity contributes to hit rate. The next factor I tested was the replacement strategies, which I only changed for the three associative caches, as direct mapped has no different replacement strategies available. I used LRU, or last recently used, where the last recently used item in the cache is ejected, and FIFO, or first in first out, which works like a queue, where the item that has been in the longest is ejected. I also tested how cache size affects the hit rate, where I used the sizes of 128, 256, 512, 1024, 2048, 4096, 8192, and 16384 bytes. The final test I performed was how differing block sizes affect the hit rate, where I used the block sizes of 4, 8, and 16. All of these parameters made logical sense to me as the scope of this project, and I wanted to be thorough in my investigation and use as many test statistics as possible, while not creating a program that takes hours to run. These test statistics are where I found the middle ground.

## **Analysis Results:**

Here I have tables followed by the graphs of the data. I have created 3 graphs, each with varying block sizes, and a corresponding table, with everything not in bold being the hit rate, and each graph includes each type of cache I simulated, with their hit rates compared to their cache size.

#### 4 Byte Block Size Comparison:

| Cache<br>Size                  | 128 Bytes       | 256 Bytes        | 512 Bytes        | 1024<br>Bytes    | 2048<br>Bytes    | 4096<br>Bytes    | 8192<br>Bytes    | 16384<br>Bytes   |
|--------------------------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Direct<br>Mapped               | 0.33021         | 0.532733         | 0.717843         | 0.781014<br>07   | 0.82023          | 0.889288<br>3    | 0.908728         | 0.916723         |
| Fully<br>Associati<br>ve(FIFO) | 0.657673<br>4   | 0.785915         | 0.833132<br>6    | 0.868942         | 0.891452         | 0.907201         | 0.918840<br>5    | 0.923049<br>01   |
| Fully<br>Associati<br>ve(LRU)  | 0.747358<br>943 | 0.829784<br>9884 | 0.863139<br>9801 | 0.884040<br>8585 | 0.907860<br>6696 | 0.923273<br>2946 | 0.925008<br>1631 | 0.925436<br>9329 |

| 2-way set<br>associati<br>ve(FIFO) | 0.353035<br>855  | 0.530183<br>7443 | 0.746033<br>0549 | 0.835642<br>6435 | 0.869010<br>8281 | 0.892213<br>8704 | 0.9116140<br>544 | 0.918893<br>2462 |
|------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 2-way set<br>associati<br>ve(LRU)  | 0.353563<br>5717 | 0.541259<br>1979 | 0.762375<br>7804 | 0.849241<br>2424 | 0.878717<br>5166 | 0.905878<br>4339 | 0.922257<br>44   | 0.924562<br>9022 |
| 4-way set<br>associati<br>ve(FIFO) | 0.333823<br>6701 | 0.629008<br>5853 | 0.779988<br>3243 | 0.840712<br>0217 | 0.871771<br>4459 | 0.894403<br>8945 | 0.9110599<br>519 | 0.919368<br>1912 |
| 4-way set<br>associati<br>ve(LRU)  | 0.346548<br>2383 | 0.674263<br>5879 | 0.816783<br>369  | 0.865277<br>2327 | 0.884885<br>2051 | 0.907230<br>7078 | 0.923055<br>6114 | 0.925074<br>1277 |

# 4 Byte Block Size Cache Comparison



## 8 Byte Block Size Comparison:

| Cache<br>Size                      | 128 Bytes        | 256 Bytes        | 512 Bytes        | 1024<br>Bytes    | 2048<br>Bytes    | 4096<br>Bytes    | 8192<br>Bytes    | 16384<br>Bytes   |
|------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Direct<br>Mapped                   | 0.321930<br>2556 | 0.523966<br>5823 | 0.710563<br>8982 | 0.784830<br>1247 | 0.826008<br>516  | 0.896194<br>833  | 0.916142<br>5231 | 0.924569<br>4986 |
| Fully<br>Associati<br>ve(FIFO)     | 0.262677<br>5684 | 0.667406<br>5694 | 0.796683<br>9604 | 0.847410<br>7252 | 0.879947<br>756  | 0.901462<br>105  | 0.916482<br>2407 | 0.927805<br>0615 |
| Fully<br>Associati<br>ve(LRU)      | 0.2955411<br>24  | 0.758939<br>0256 | 0.840075<br>4635 | 0.874581<br>5372 | 0.894107<br>0539 | 0.917188<br>0617 | 0.932063<br>0753 | 0.933689<br>1023 |
| 2-way set<br>associati<br>ve(FIFO) | 0.346838<br>4824 | 0.525952<br>1163 | 0.7443311<br>686 | 0.837212<br>6006 | 0.875399<br>498  | 0.899496<br>3604 | 0.919546<br>2956 | 0.927082<br>7493 |
| 2-way set<br>associati<br>ve(LRU)  | 0.343527<br>0603 | 0.531509<br>6325 | 0.762355<br>9911 | 0.851470<br>8453 | 0.885294<br>1856 | 0.913332<br>4318 | 0.930410<br>6625 | 0.932861<br>2468 |
| 4-way set<br>associati<br>ve(FIFO) | 0.325898<br>0254 | 0.616214<br>7543 | 0.775347<br>7158 | 0.845755<br>0141 | 0.877662<br>0832 | 0.901719<br>3669 | 0.919028<br>4736 | 0.927633<br>5535 |
| 4-way set<br>associati<br>ve(LRU)  | 0.335594<br>8191 | 0.663910<br>4465 | 0.814022<br>7512 | 0.871461<br>4124 | 0.891254<br>0857 | 0.914912<br>2836 | 0.931291<br>2897 | 0.933425<br>244  |

# 8 Byte Block Size Cache Comparison



# 16 Byte Block Size Comparison:

| Cache<br>Size                      | 128 Bytes        | 256 Bytes        | 512 Bytes        | 1024<br>Bytes    | 2048<br>Bytes    | 4096<br>Bytes    | 8192<br>Bytes    | 16384<br>Bytes   |
|------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Direct<br>Mapped                   | 0.449205<br>6215 | 0.601686<br>0548 | 0.748526<br>5161 | 0.828577<br>8366 | 0.866517<br>3668 | 0.929259<br>5805 | 0.947178<br>8597 | 0.954088<br>6498 |
| Fully<br>Associati<br>ve(FIFO)     | 0.441603<br>2032 | 0.684415<br>5373 | 0.827308<br>0183 | 0.8896511<br>463 | 0.916854<br>9406 | 0.936730<br>0696 | 0.948824<br>676  | 0.957060<br>3543 |
| Fully<br>Associati<br>ve(LRU)      | 0.4320911<br>103 | 0.714023<br>7407 | 0.876306<br>511  | 0.913949<br>2007 | 0.931637<br>6038 | 0.946456<br>5475 | 0.958956<br>8361 | 0.961562<br>4371 |
| 2-way set<br>associati<br>ve(FIFO) | 0.444805<br>7838 | 0.570827<br>8225 | 0.764067<br>772  | 0.877688<br>4691 | 0.913355<br>5194 | 0.9331152<br>104 | 0.950200<br>0376 | 0.956598<br>6022 |
| 2-way set<br>associati<br>ve(LRU)  | 0.440016<br>755  | 0.587777<br>4223 | 0.780456<br>6728 | 0.889426<br>8667 | 0.922145<br>3002 | 0.942046<br>8151 | 0.958030<br>0337 | 0.960836<br>8267 |
| 4-way set associati ve(FIFO)       | 0.434376<br>7831 | 0.625255<br>2005 | 0.789629<br>0482 | 0.886032<br>9889 | 0.915730<br>2444 | 0.936189<br>16   | 0.949794<br>3554 | 0.956961<br>4074 |
| 4-way set associati ve(LRU)        | 0.430293<br>5754 | 0.641386<br>8394 | 0.817136<br>2795 | 0.906943<br>7619 | 0.927930<br>3942 | 0.944203<br>8569 | 0.959039<br>2918 | 0.9613117<br>717 |

### 16 Byte Block Size Cache Comparison



### **Analysis Conclusions:**

Overall, the different parameters affect the cache's hit rate in interesting ways. Firstly, the Cache size overwhelmingly affects the hit rate, as it directly increases in a logarithmic manner approaching 1 as the size increases. The differing levels of associativity also correlate with the hit rate. In general, the fully associative caches have the highest hit rate, with 4-way set associative following, then 2-way set associative, and Direct Mapped is usually ranked last. This makes theoretical sense, as the higher set associative a cache is, the less conflict misses it has. The next parameter tested is the replacement methods, and LRU ranks better than FIFO generally as well. This is due to LRU being a smarter algorithm, because it takes into account what has come before, to try and predict what will come later. The last test I performed was on block size. Block size was the least inconclusive of the 4 tests, as it decreases the amount of lines in the cache, which decreases hit rate, while simultaneously increasing the offset width, which increases hit rate. In general, the conclusion that I came to in my simulation is that it can either decrease or increase the hit rate of a fully associative cache, depending on the size of the cache, while generally increasing every other cache's hit rate, which makes some theoretical sens; however, this is not a certain fact, as I only tested 3 different sizes due to the scope of the project, and different trace files can cause different results, especially in this area.

Generally, the results I gained from this project make theoretical sense, with some outliers, but overall, I feel that this project helped me better understand how the cache system works, and gave me some experience in gaining knowledge, and drawing conclusions from simulations in the computer science industry.